All digital timing recovery and FPGA implementation

Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. Ho...

Celý popis

Uloženo v:
Podrobná bibliografie
Hlavní autor: Arévalo Bermeo, Germán Vicente (author)
Další autoři: Cárdenas López, Daniel Felipe (author)
Médium: article
Jazyk:eng
Vydáno: 2010
Témata:
On-line přístup:http://bibdigital.epn.edu.ec/handle/15000/3705
Tagy: Přidat tag
Žádné tagy, Buďte první, kdo vytvoří štítek k tomuto záznamu!
Popis
Shrnutí:Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. However, sometimes external components could be cumbersome when interfacing them with the digital core (FPGA, DSP) already present in the device. Thus, the digital core is also used to carry out the timing recovery task by all-digital techniques i.e. without an external VCO. This article will describe an all-digital timing recovery subsystem using digital techniques implemented on a FPGA