All digital timing recovery and FPGA implementation

Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. Ho...

Täydet tiedot

Tallennettuna:
Bibliografiset tiedot
Päätekijä: Arévalo Bermeo, Germán Vicente (author)
Muut tekijät: Cárdenas López, Daniel Felipe (author)
Aineistotyyppi: article
Kieli:eng
Julkaistu: 2010
Aiheet:
Linkit:http://bibdigital.epn.edu.ec/handle/15000/3705
Tagit: Lisää tagi
Ei tageja, Lisää ensimmäinen tagi!
_version_ 1827332049988485120
author Arévalo Bermeo, Germán Vicente
author2 Cárdenas López, Daniel Felipe
author2_role author
author_facet Arévalo Bermeo, Germán Vicente
Cárdenas López, Daniel Felipe
author_role author
collection Repositorio Escuela Politécnica Nacional
dc.creator.none.fl_str_mv Arévalo Bermeo, Germán Vicente
Cárdenas López, Daniel Felipe
dc.date.none.fl_str_mv 2010-11
2011-04-07T22:11:23Z
2011-04-07T22:11:23Z
dc.identifier.none.fl_str_mv http://bibdigital.epn.edu.ec/handle/15000/3705
dc.language.none.fl_str_mv eng
dc.rights.none.fl_str_mv https://creativecommons.org/licenses/by-nc-nd/4.0/
info:eu-repo/semantics/openAccess
dc.source.none.fl_str_mv reponame:Repositorio Escuela Politécnica Nacional
instname:Escuela Politécnica Nacional
instacron:EPN
dc.subject.none.fl_str_mv DSP
INTERFACES (COMPUTADORES)
dc.title.none.fl_str_mv All digital timing recovery and FPGA implementation
dc.type.none.fl_str_mv info:eu-repo/semantics/publishedVersion
info:eu-repo/semantics/article
description Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. However, sometimes external components could be cumbersome when interfacing them with the digital core (FPGA, DSP) already present in the device. Thus, the digital core is also used to carry out the timing recovery task by all-digital techniques i.e. without an external VCO. This article will describe an all-digital timing recovery subsystem using digital techniques implemented on a FPGA
eu_rights_str_mv openAccess
format article
id EPN_9ac5f5b3e772ca9bfada31baf4ebc120
instacron_str EPN
institution EPN
instname_str Escuela Politécnica Nacional
language eng
network_acronym_str EPN
network_name_str Repositorio Escuela Politécnica Nacional
oai_identifier_str oai:bibdigital.epn.edu.ec:15000/3705
publishDate 2010
reponame_str Repositorio Escuela Politécnica Nacional
repository.mail.fl_str_mv .
repository.name.fl_str_mv Repositorio Escuela Politécnica Nacional - Escuela Politécnica Nacional
repository_id_str 1553
rights_invalid_str_mv https://creativecommons.org/licenses/by-nc-nd/4.0/
spelling All digital timing recovery and FPGA implementationArévalo Bermeo, Germán VicenteCárdenas López, Daniel FelipeDSPINTERFACES (COMPUTADORES)Clock and data recovery CDR is an important subsystem of every communication device since the receiver must recover the exact transmitter’s clock information usually coded into the incoming stream. Some analogue techniques for CDR have been developed based on PLL theory employing an external VCO. However, sometimes external components could be cumbersome when interfacing them with the digital core (FPGA, DSP) already present in the device. Thus, the digital core is also used to carry out the timing recovery task by all-digital techniques i.e. without an external VCO. This article will describe an all-digital timing recovery subsystem using digital techniques implemented on a FPGA2011-04-07T22:11:23Z2011-04-07T22:11:23Z2010-11info:eu-repo/semantics/publishedVersioninfo:eu-repo/semantics/articlehttp://bibdigital.epn.edu.ec/handle/15000/3705enghttps://creativecommons.org/licenses/by-nc-nd/4.0/info:eu-repo/semantics/openAccessreponame:Repositorio Escuela Politécnica Nacionalinstname:Escuela Politécnica Nacionalinstacron:EPN2023-05-01T22:25:45Zoai:bibdigital.epn.edu.ec:15000/3705Institucionalhttps://bibdigital.epn.edu.ec/Universidad públicahttps://www.epn.edu.ec/https://bibdigital.epn.edu.ec/oai.Ecuador...opendoar:15532023-05-01T22:25:45Repositorio Escuela Politécnica Nacional - Escuela Politécnica Nacionalfalse
spellingShingle All digital timing recovery and FPGA implementation
Arévalo Bermeo, Germán Vicente
DSP
INTERFACES (COMPUTADORES)
status_str publishedVersion
title All digital timing recovery and FPGA implementation
title_full All digital timing recovery and FPGA implementation
title_fullStr All digital timing recovery and FPGA implementation
title_full_unstemmed All digital timing recovery and FPGA implementation
title_short All digital timing recovery and FPGA implementation
title_sort All digital timing recovery and FPGA implementation
topic DSP
INTERFACES (COMPUTADORES)
url http://bibdigital.epn.edu.ec/handle/15000/3705