Efficient Configuration for a Scalable Spiking Neural Network Platform by means of a Synchronous Address Event Representation bus
Hardware architectures for Spiking Neural Networks (SNNs) emulation exhibit accelerated processing thanks to their massive parallelism. However, configuring multichip platforms and setting up a neural application can be an abstract and rigid procedure. In this paper, a simple and efficient centraliz...
Furkejuvvon:
| Váldodahkki: | Zapata, Mireya (author) |
|---|---|
| Eará dahkkit: | Jadán-Guerrero, Janio (author), Madrenas, Jordi (author) |
| Materiálatiipa: | article |
| Giella: | eng |
| Almmustuhtton: |
2018
|
| Liŋkkat: | https://ieeexplore.ieee.org/document/8541463 https://hdl.handle.net/20.500.14809/3446 |
| Fáddágilkorat: |
Eai fáddágilkorat, Lasit vuosttaš fáddágilkora!
|
Geahča maid
-
PSoC-Based Real-Time Data Acquisition for a Scalable Spiking Neural Network Hardware Architecture
Dahkki: Zapata, Mireya
Almmustuhtton: (2018) -
Towards efficient and adaptive cyber physical spiking neural integrated systems
Dahkki: Madrena, Jordi
Almmustuhtton: (2020) -
Axonal Delay Controller for Spiking Neural Networks Based on FPGA
Dahkki: Zapata, Mireya
Almmustuhtton: (2020) -
Comparison of backend frameworks for the development of scalable and efficient web applications
Dahkki: Sánchez Pozo, Steeven Geovanny
Almmustuhtton: (2024) -
Hardware-software co-design for efficient and scalable real-time emulation of SNNs on the edge
Dahkki: Oltra-Oltra, Josep
Almmustuhtton: (2021)